

## National University of Computer & Emerging Sciences, Karachi Spring -2022 CS-Department 13th June, 2022 Final Exam



Course Name: Digital Logic Design (DLD) Course Code: EE1005 Instructor Name / Names: Mr. Aamir, Mr Aashir, Mr. Behraj, Mr. Hamza, Ms. Rabia Tabassum, Ms. Rukhsar, Ms. Sumaiyah, Mr. Zakir Section No: Student Roll No:

## Instructions:.

1 Page

- All the answers must be solved according to the sequence given in the question paper.
- The paper consists of 4 questions on 2 pages. This paper is subjective.

Time: 120 minutes.

Max Marks: 50 points

0101

Question 1: (CLO-1) [5 Points]

(a) Determine the decimal value of signed binary number in the 1's complement form:

[2.5]

10111000

-129 4432 11 8 4 2 1 -128+32+16+8=72 For  $1^{5}(orp)$ . -72+1 ers: 10010110+10011001

(b) Add the following BCD numbers: 10010110 + 10011001

[2.5]

0110 1001 1001 0001 1001

Question 2: (CLO-2) [10 Points] (a) For the waveforms given in Fig-1, A and B are ORed with output X, D and E are ORed with output Y, [2] and C, X, and Y are ANDed. Draw the net output waveform(1 tot 18).



(b) Design a circuit using Logic gates for a hot-water space heating system. The boiler used for this system should turn 'ON' when the room temperature falls below a preset value. After drawing this circuit further modified it to include the following safety features: The boiler must switch 'OFF' if the water temperature exceeds a prescribed maximum. A second thermostat should cut off the heat when the required room temperature is reached. The system must also cutoff the heat when the quantity of water in the tank falls below a minimum level. A water level transducer must also be included, producing a HIGH output while the water [4] remains above the minimum level.



 $F(A,B,C,D) = \sum (0,2,4,5,6,8,10,13,15)$ 

SOP = AD + BD + BED + ABD POS = (B+D) (A+C+D) (A+B+D)

Question 3: (CLO-3)[10 Points

(a) BCD numbers are applied sequentially to the BCD-to-decimal decoder in Fig-2. Draw a timing diagram, [2] showing each output in the proper relationship with the others and with the inputs.



Fig-2

[2]

(b) Design a 2-bit magnitude comparator using basic primary gates.

AKB [2]

(c) Implement the logic function in the table by using a (74S151) 8 input data selector/multiplexer.





[2]



(e) The input waveforms in Figure are applied to a 2-bit adder. Determine the waveforms for the sum and the output carry in relation to the inputs by constructing a timing diagram. [2]



Fig-3

Question 4: (CLO-4) [25 Points]

(a) Determine the final output states over time for the following circuit (Fig-3), built from D-type gated latches:



(b) Determine the sequence of the counter in Fig-4



(c)Determine the output frequency for a frequency division circuit that contains 12 flip-flops with an input clock frequency of 20.48 MHz. [1]

$$f_{out} = \frac{f_{in}}{2}$$

$$= \frac{30.48}{2^{12}}$$

$$\int f_{out} = \frac{5k}{4z}$$

3 | Page

(d) For the circuit in Figure, develop a timing diagram for eight clock pulses, showing the  $Q_A$  and  $Q_B$ [3] outputs in relation to the clock. HIGH Fig-5 (e) Show how to connect a 4-bit asynchronous counter for each of the following moduli: (i) 11 (ii) 14 [3] (f) If a 6-bit ring counter has an initial state 110001, determine the waveform for each Q output. [2] Oy O3 (g) What is the state of the register in fig- after each clock pulse if it starts in the 101001100010 states? [3] SRG 12 Serial data in Serial data out Fig-6 4 | Page O